DocumentCode :
3191604
Title :
A low power embedded dataflow coprocessor
Author :
Liu, Yijun ; Furber, Steve
Author_Institution :
Sch. of Comput. Sci., Manchester Univ., UK
fYear :
2005
fDate :
11-12 May 2005
Firstpage :
246
Lastpage :
247
Abstract :
Power consumption has become one of the most important concerns in microprocessor design. However, the potential for further power-saving in microprocessors with a conventional architecture is limited because of their unified architectures and mature low-power techniques. An alternative way is proposed in this paper to save power - embedding a dataflow coprocessor in a conventional RISC processor. The dataflow coprocessor is designed to execute short code segments very efficiently. The primary experimental results show that the dataflow coprocessor can increase the power efficiency of a RISC processor by an order of magnitude.
Keywords :
coprocessors; data flow graphs; embedded systems; reduced instruction set computing; RISC processor; embedded dataflow coprocessor; low-power electronics; microprocessor design; power consumption; Bandwidth; Computer architecture; Coprocessors; Data processing; Energy consumption; Engines; Hardware; Iterative decoding; Microprocessors; Reduced instruction set computing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 2005. Proceedings. IEEE Computer Society Annual Symposium on
Print_ISBN :
0-7695-2365-X
Type :
conf
DOI :
10.1109/ISVLSI.2005.9
Filename :
1430140
Link To Document :
بازگشت