DocumentCode :
3191629
Title :
Reduction of direct tunneling power dissipation during behavioral synthesis of nanometer CMOS circuits
Author :
Mohanty, Saraju P. ; Velagapudi, R. ; Mukherjee, V. ; Li, Hao
Author_Institution :
Dept. of Comput. Sci. & Eng., North Texas Univ., Denton, TX, USA
fYear :
2005
fDate :
11-12 May 2005
Firstpage :
248
Lastpage :
249
Abstract :
Direct tunneling current is the major component of static power dissipation of a CMOS circuit for technology below 65nm, where the gate dielectric (SiO2) is very low. We intuitively believe that multiple oxide thickness may be useful to reduce the direct tunneling current dissipation. Since no foundry design rules are available for design and layout using technology below 90nm we provide analytical models to calculate the tunneling current and the propagation delay of behavioral level components. We then characterize those components for 45nm technology and provide an algorithm for scheduling of datapath operations such that the overall tunneling power dissipation of the circuit is minimal. We have carried out extensive experiments for various behavioral level benchmarks under various constraints and observed significant reductions.
Keywords :
CMOS integrated circuits; integrated circuit layout; integrated circuit modelling; nanoelectronics; network synthesis; silicon compounds; SiO; SiO2; direct tunneling current; direct tunneling power dissipation; gate dielectric; nanometer CMOS circuit; static power dissipation; Analytical models; CMOS technology; Circuit synthesis; Computer science; MOSFETs; Power dissipation; Power engineering and energy; Propagation delay; Subthreshold current; Tunneling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 2005. Proceedings. IEEE Computer Society Annual Symposium on
Print_ISBN :
0-7695-2365-X
Type :
conf
DOI :
10.1109/ISVLSI.2005.62
Filename :
1430141
Link To Document :
بازگشت