DocumentCode :
3191777
Title :
Pipelined memory controllers for DSP applications handling unpredictable data accesses
Author :
Le Gal, Bertrand ; Casseau, Emmanuel ; Huet, Sylvain ; Martin, Eric
Author_Institution :
LESTER Lab., South Brittany Univ., Lorient, France
fYear :
2005
fDate :
11-12 May 2005
Firstpage :
268
Lastpage :
269
Abstract :
Multimedia applications are often characterized by a large number of data accesses with regular and periodic access patterns. In these cases, optimized pipelined memory access controllers can be generated improving the pipeline access mode to RAM. We focus on the design and the implementation of memory sequencers that can be automatically generated from a behavioral synthesis tool and which can efficiently handle predictable address patterns as well as unpredictable ones (dynamic address computations) in a pipeline way.
Keywords :
data structures; memory architecture; microcontrollers; network synthesis; pipeline processing; random-access storage; DSP applications; RAM; behavioral synthesis tool; dynamic address computations; memory sequencers; multimedia applications; optimized pipelined memory access controllers; periodic access patterns; pipeline access mode; pipelined memory controllers; predictable address patterns; unpredictable data accesses; Computer architecture; Digital signal processing; Energy consumption; Hazards; High level synthesis; Memory architecture; Pipelines; Random access memory; Read-write memory; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 2005. Proceedings. IEEE Computer Society Annual Symposium on
Print_ISBN :
0-7695-2365-X
Type :
conf
DOI :
10.1109/ISVLSI.2005.56
Filename :
1430149
Link To Document :
بازگشت