Title :
Layout driven synthesis or synthesis driven layout?
Author :
Sherwani, Naveed ; Sawkar, Prashant
Author_Institution :
Intel Corp., Hillsboro, OR, USA
Abstract :
ASIC as well as microprocessor design needs require very area efficient, timing driven, power and noise aware synthesis and layout capabilities. However, historically synthesis and layout have been optimized separately. Conventional synthesis aims to reduce the gate count without layout information, as a result, it might reduce logic where it may not result in significant area/power saving or timing benefit. As a consequence, several researchers have focused on integration of synthesis and layout. Some have attempted to provide layout information to synthesis while others have attempted local re-synthesis within the layout. In this tutorial, we review the existing work in the areas of logic and layout interaction. We present a classification of these approaches and their salient features
Keywords :
VLSI; application specific integrated circuits; circuit CAD; circuit layout CAD; high level synthesis; integrated circuit layout; microprocessor chips; ASIC design; area efficient synthesis; layout driven synthesis; logic/layout interaction; microprocessor design; synthesis driven layout; timing driven synthesis; Application specific integrated circuits; Degradation; Design optimization; Kernel; Logic design; Microprocessors; Paper technology; Routing; Timing; Wire;
Conference_Titel :
VLSI Design, 1998. Proceedings., 1998 Eleventh International Conference on
Conference_Location :
Chennai
Print_ISBN :
0-8186-8224-8
DOI :
10.1109/ICVD.1998.646576