Title :
Trends and techniques for energy efficient architectures
Author :
Jimenez, Victor ; Gioiosa, Roberto ; Kursun, Eren ; Cazorla, Francisco J. ; Cher, Chen-Yong ; Buyuktosunoglu, Alper ; Bose, Pradip ; Valero, Mateo
Author_Institution :
Barcelona Supercomput. Center, Barcelona, Spain
Abstract :
Microprocessor architectures have become increasingly power limited in recent years. Currently power and thermal envelopes dictate peak performance limits more than any other design constraint. As voltage scaling has slowed down, innovative techniques have been pursued to improve the power efficiency of the increasingly demanding multi-core architectures. In this paper we look at recent trends in multi-cores with a special focus on trends and techniques to address these challenges.
Keywords :
microprocessor chips; power aware computing; energy-efficient architectures; microprocessor architectures; multicore architectures; power envelope; thermal envelope; voltage scaling; Benchmark testing; Computer architecture; Instruction sets; Microprocessors; Power demand; Temperature measurement;
Conference_Titel :
VLSI System on Chip Conference (VLSI-SoC), 2010 18th IEEE/IFIP
Conference_Location :
Madrid
Print_ISBN :
978-1-4244-6469-2
DOI :
10.1109/VLSISOC.2010.5642673