Title :
Fast forward and inverse transforms for the H.264/AVC standard using hierarchical adder compressors
Author :
Altermann, João S. ; Da Costa, Eduardo A C ; Bampi, Sergio
Author_Institution :
Polytech. Inst., Catholic Univ. of Pelotas (UCPel), Pelotas, Brazil
Abstract :
This paper presents fast architectures for the forward and inverse transforms of the H.264/AVC video compression standard. These transforms can be computed exactly as in integer arithmetic, thus avoiding mismatch problems between the encoder and decoder. They are inserted into the T and T-1 block of the H.264/AVC and they can be computed by using only additions and shifts. Since the transforms algorithms are composed by a large number of addition/subtraction, fast architectures for the 4×4 Discrete Cosine transforms and 4×4 and 2×2 Hadamard transforms are proposed using efficient hierarchical adder compressors. The designs were described in VHDL and mapped to TSMC 0.18μm CMOS standard cells. Experimental results show that the architectures using 8-2 adder compressor can reach high frequency operation, high throughput and they are more efficient than the solutions of the literature.
Keywords :
Hadamard transforms; adaptive codes; adders; code standards; data compression; discrete cosine transforms; hardware description languages; video coding; AVC standrad; CMOS standard cells; H.264; Hadamard transforms; TSMC; VHDL; decoder; discrete cosine transforms; encoder; forward transforms; hierarchical adder compressors; integer arithmetic; inverse transforms; size 0.18 mum; video compression; Adders; Automatic voltage control; Compressors; Computer architecture; Equations; Logic gates; Transforms; H.264/AVC standard; forward and inverse transforms; hierarchical adder compressors;
Conference_Titel :
VLSI System on Chip Conference (VLSI-SoC), 2010 18th IEEE/IFIP
Conference_Location :
Madrid
Print_ISBN :
978-1-4244-6469-2
DOI :
10.1109/VLSISOC.2010.5642679