DocumentCode :
3194069
Title :
Interval Based X-Masking for Scan Compression Architectures
Author :
Chandra, Anshuman ; Kapur, Rohit
Author_Institution :
Synopsys Inc., Mountain View
fYear :
2008
fDate :
17-19 March 2008
Firstpage :
821
Lastpage :
826
Abstract :
Test stimulus and response compaction (scan compression) in scan is increasingly becoming an integral part of today´s design-for-test (DFT) methodology for achieving high quality test at lower costs. Current generation integrated circuit´s (ICs) are very complex designs that produce a large number of unknown values (Xs) during response capture in scan testing. Response compaction techniques have been shown to be very effective in dealing with any distribution of the Xs while not compromising on the test coverage. However, as the number of scan in pins reduce, the X-tolerance capability of these techniques degrades rapidly. In this paper we discuss interval based response compaction scheme for scan compression architectures. We present an analysis to show that very high X-tolerance can be achieved with a small number of scan-in pins and with no loss of test coverage. We also show that this eventually translates into higher compression ratio and lower test data volume.
Keywords :
boundary scan testing; integrated circuit testing; boundary scan testing; interval based X-masking; interval based response compaction scheme; scan compression architectures; scan-in pins; Circuit testing; Compaction; Costs; Degradation; Design for testability; Integrated circuit testing; Logic testing; Pins; Space technology; Test data compression; DFT; X masking; compression; scan; test;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2008. ISQED 2008. 9th International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
978-0-7695-3117-5
Type :
conf
DOI :
10.1109/ISQED.2008.4479844
Filename :
4479844
Link To Document :
بازگشت