DocumentCode :
3194305
Title :
Partial SOI superjunction power LDMOS for PIC application
Author :
Chen, Yu ; Liang, Yung C. ; Samudra, Ganesh S. ; Buddharaju, Kavitha D. ; Feng, Hanhua
Author_Institution :
Dept. of Electr. & Comput. Eng., Nat. Univ. of Singapore, Singapore, Singapore
fYear :
2009
fDate :
2-5 Nov. 2009
Firstpage :
1041
Lastpage :
1046
Abstract :
An enabling superjunction device technology, which is fully integrated on the partial silicon on insulator (PSOI) platform using the bulk silicon substrate, is proposed and fabricated. The proposed technology has the potential to eliminate the substrate assisted depletion. It enables the implementation of lateral superjunction power MOSFET (SJ LDMOS) on bulk silicon substrate without sacrificing its thermal performance. In this paper, the approach was demonstrated successfully on both p-i-n diode and planar gate SJ LDMOS devices. The proposed technology has enabled the fabrication of SJ power integrated circuits (PIC) on the bulk silicon substrate for future automotive power electronics applications.
Keywords :
p-i-n diodes; power MOSFET; power integrated circuits; silicon-on-insulator; SJ LDMOS device; bulk silicon substrate; fabrication; lateral superjunction power MOSFET; p-i-n diode; partial silicon on insulator; planar gate; power integrated circuit; superjunction device; thermal performance; Automotive engineering; Etching; Fabrication; Isolation technology; MOSFET circuits; P-i-n diodes; Power MOSFET; Power electronics; Power integrated circuits; Silicon on insulator technology; automotive power electronics; partial SOI; power MOSFET; power integrated circuits; substrate assisted depletion; superjunction structure;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Power Electronics and Drive Systems, 2009. PEDS 2009. International Conference on
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-4166-2
Electronic_ISBN :
978-1-4244-4167-9
Type :
conf
DOI :
10.1109/PEDS.2009.5385757
Filename :
5385757
Link To Document :
بازگشت