Title :
An advanced filtering TLB for low power consumption
Author :
Choi, Jin-Hyuck ; Lee, Jung-Hoon ; Park, Gi-Ho ; Kim, Shin-Dug
Author_Institution :
Dept. of Comput. Sci., Yonsei Univ., South Korea
Abstract :
This research is to design a new two-level TLB (translation look-aside buffer) architecture that integrates a 2-way banked filter TLB with a 2-way banked main TLB. One of the main objectives is to reduce power consumption in embedded processors by distributing the accesses to the TLB entries across several banks in a balanced manner. Thus, an advanced filtering technique is devised to reduce power dissipation by adopting a sub-bank structure at the filter TLB. And also a bank-associative structure is applied to each level of the TLB hierarchy. Simulation result shows that the miss ratio and Energy*Delay product can be improved by 59.26% and 24.9%, respectively, compared with a micro TLB with 4-32 entries, and 40.81% and 12.18%, compared with a micro TLB with 16-32 entries.
Keywords :
content-addressable storage; memory architecture; power consumption; 2-way banked filter TLB; advanced filtering TLB; bank-associative structure; embedded processors; low power consumption; translation look-aside buffer architecture; Capacitance; Circuits; Cities and towns; Clocks; Energy consumption; Filter bank; Filtering; Power dissipation; Random access memory; Reduced instruction set computing;
Conference_Titel :
Computer Architecture and High Performance Computing, 2002. Proceedings. 14th Symposium on
Print_ISBN :
0-7695-1772-2
DOI :
10.1109/CAHPC.2002.1180764