Title :
Systolic array implementation of a low frequency digital oscillator
Author :
Kwan, Hon Keung ; Tsang, Pang Chung
Author_Institution :
Dept. of Electr. Eng., Windsor Univ., Ont., Canada
Abstract :
A bit-level systolic array is presented for the implementation of a digital sinusoidal oscillator with low-frequency and low-amplitude sensitivities and low-roundoff noise. The oscillator is derived from a lossless digital two-port and is extremely suitable for low-frequency applications where conventional direct form and coupled form oscillators fail to produce comparable performances. The resultant systolic array is based on the use of a signed-digital number representation bit-level pipelined multiplier and the overall array architecture is suitable for VLSI implementation.<>
Keywords :
VLSI; cellular arrays; logic arrays; oscillators; VLSI implementation; array architecture; bit-level pipelined multiplier; bit-level systolic array; digital sinusoidal oscillator; lossless digital two-port; low frequency digital oscillator; low sensitivity; low-amplitude; low-roundoff noise; Delay; Digital filters; Frequency; Lattices; Low-frequency noise; Noise level; Oscillators; Systolic arrays; Throughput; Very large scale integration;
Conference_Titel :
Communications, Computers and Signal Processing, 1989. Conference Proceeding., IEEE Pacific Rim Conference on
Conference_Location :
Victoria, BC, Canada
DOI :
10.1109/PACRIM.1989.48378