DocumentCode :
3195175
Title :
TLM Based Approach for Architecture Exploration of Multicore Systems-on-Chip
Author :
Safar, Mona ; El-Moursy, Magdy A. ; Salem, Ashraf ; AbdElSalam, Mohamed
Author_Institution :
Comput. Eng. & Syst. Dept., Ain-Shams Univ., Cairo, Egypt
fYear :
2011
fDate :
5-7 Dec. 2011
Firstpage :
1
Lastpage :
4
Abstract :
Easy, efficient, and automated technique for rapid architectural exploration is achieved using Transaction Level Modeling (TLM) methodology. Architecture evaluation is performed in early stage of the design. An approach for TLM architecture exploration of multi-core systems is presented. Starting with a Task Precedence Graphs (TPG) as a design entry, different architectures with different number of processor cores, number of busses and task-to-processor/channel-to-bus mapping are rapidly explored. The viability and potential of the proposed approach is demonstrated.
Keywords :
computer architecture; graph theory; multiprocessing systems; system-on-chip; TLM based approach; architecture evaluation; architecture exploration; design entry; multicore systems-on-chip; task precedence graphs; transaction level modeling; Adaptation models; Multicore processing; Power dissipation; Time domain analysis; Time varying systems; Timing; Transaction Level Modeling; architecture exploration; scheduling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microprocessor Test and Verification (MTV), 2011 12th International Workshop on
Conference_Location :
Austin, TX
ISSN :
1550-4093
Print_ISBN :
978-1-4577-2101-4
Type :
conf
DOI :
10.1109/MTV.2011.9
Filename :
6142333
Link To Document :
بازگشت