DocumentCode :
3195265
Title :
Unrestricted faithful rounding is good enough for some LNS applications
Author :
Arnold, Mark G. ; Walter, Colin
Author_Institution :
Univ. of Manchester Inst. of Sci. & Technol., UK
fYear :
2001
fDate :
2001
Firstpage :
237
Lastpage :
246
Abstract :
We propose to relax the restricted form of faithful rounding used in prior 32 bit logarithmic number system (LNS) implementations. Unrestricted faithful rounding yields three- to six-fold savings in VLSI ROM size (or four- to six-fold savings in FPGA table size) with only a modest increase in error. This can be acceptable for the DSP and multimedia applications in which the non-standard LNS is a candidate for adoption. Such applications are cost sensitive, and the tremendous cost reduction of the LNS model proposed should argue very favourably for its adoption
Keywords :
VLSI; digital arithmetic; multimedia computing; 32 bit; DSP applications; FPGA table size; VLSI ROM size; cost reduction; logarithmic number system; multimedia applications; unrestricted faithful rounding; Control systems; Costs; Digital signal processing; Dynamic range; Fixed-point arithmetic; Iron; Process control; Read only memory; Signal processing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Arithmetic, 2001. Proceedings. 15th IEEE Symposium on
Conference_Location :
Vail, CO
ISSN :
1063-6889
Print_ISBN :
0-7695-1150-3
Type :
conf
DOI :
10.1109/ARITH.2001.930125
Filename :
930125
Link To Document :
بازگشت