DocumentCode :
3195312
Title :
A family of adders
Author :
Knowles, Simon
Author_Institution :
Aztec Centre, Bristol, UK
fYear :
2001
fDate :
2001
Firstpage :
277
Lastpage :
281
Abstract :
Binary carry-propagating addition can be efficiently expressed as a prefix computation. Several examples of adders based on such a formulation have been published and efficient implementations are numerous. Chief among the known constructions are those of Kogge and Stone (1973) and Ladner and Fischer (1980). In this work we show that these are end cases of a large family of addition structures, all of which share the attractive property of minimum logical depth. The intermediate structures allow trade-offs between the amount of internal wiring and the fanout of intermediate nodes, and can thus usually achieve a more attractive combination of speed and area/power cost than either of the known end-cases. Rules for the construction of such adders are given, as are examples of realistic 32b designs implemented in an industrial Ou25 CMOS process
Keywords :
CMOS logic circuits; adders; carry logic; Ou25 CMOS process; adders; binary carry-propagating addition; fanout; minimum logical depth; prefix computation; Arithmetic; Binary trees; CMOS process; CMOS technology; Construction industry; Costs; Fasteners; Very large scale integration; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Arithmetic, 2001. Proceedings. 15th IEEE Symposium on
Conference_Location :
Vail, CO
ISSN :
1063-6889
Print_ISBN :
0-7695-1150-3
Type :
conf
DOI :
10.1109/ARITH.2001.930129
Filename :
930129
Link To Document :
بازگشت