DocumentCode :
3197715
Title :
3D substrate innovation for complex high pin count flip-chip applications
Author :
Solberg, Vern ; Oganesian, Vage
Author_Institution :
STC-Madison, WI, USA
fYear :
2010
fDate :
13-16 Sept. 2010
Firstpage :
1
Lastpage :
4
Abstract :
Due to the increased complexity and greatly expanded I/O on today´s multiple function semiconductors, IC suppliers have been forced to abandon the traditional wire-bond package assembly, opting instead for the more compact die face-down flip-chip attachment methodology. This face-down, direct attachment method significantly reduces the semiconductors package outline as well as enhancing product performance. While wire-bond interface may remain the preference for many applications, face-down direct chip attachment has gained wide acceptance for the higher-speed processor and ASIC products. The majority of these high pin-count die are being furnished with a very fine-pitch solder bump array contact pattern, many with less than 150 micron pitch. The array pattern on the die element is provided through series of metallization and lithographic processes while the die remain in the wafer level format. This array configured contact pattern enables greater flexibility for die-to-substrate interface routing. Key substrate requirements to be resolved when mounting higher pin count die to a multi-layer glass/epoxy based structure is the ability to overcome irregular solder bump profiles, and the physical affects (warping) of the substrate during high temperature Pb-free soldering. This paper will describe a new raised contact interconnect solution for high-density, multi-layer substrates. The process was specifically developed for mounting very-fine-pitch bumped flip-chip semiconductor die, overcoming both solder bump uniformity concerns and solder process compatibility issues.
Keywords :
flip-chip devices; lead bonding; lithography; metallisation; solders; wafer level packaging; 3D substrate innovation; ASIC products; IC; array configured contact pattern; compact die face-down flip-chip attachment methodology; complex high pin count flip-chip; die-to-substrate interface routing; direct attachment method; epoxy based structure; fine-pitch solder bump array contact pattern; high density multilayer substrates; high pin-count die; high temperature Pb-free soldering; higher-speed processor; irregular solder bump profiles; lithographic processes; metallization process; multilayer glass based structure; multiple function semiconductors; semiconductor package outline; solder process compatibility; very-fine-pitch bumped flip-chip semiconductor die; wafer level format; wire-bond package assembly; Heating; Substrates;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic System-Integration Technology Conference (ESTC), 2010 3rd
Conference_Location :
Berlin
Print_ISBN :
978-1-4244-8553-6
Electronic_ISBN :
978-1-4244-8554-3
Type :
conf
DOI :
10.1109/ESTC.2010.5642880
Filename :
5642880
Link To Document :
بازگشت