DocumentCode :
3198516
Title :
Defect tolerance in hybrid nano/CMOS architecture using tagging mechanism
Author :
Srivastava, Saket ; Melouki, Aissa ; Al-Hashimi, Bashir M.
Author_Institution :
Sch. of Electron. & Comput. Sci., Univ. of Southampton, Southampton, UK
fYear :
2009
fDate :
30-31 July 2009
Firstpage :
43
Lastpage :
46
Abstract :
In this paper we propose two efficient repair techniques for hybrid nano/CMOS architecture to provide high level of defect tolerance at a modest cost. We have applied the proposed techniques to a lookup table(LUT) based Boolean logic approach. The proposed repair techniques are efficient in utilization of spare units and viable for various Boolean logic implementations. We show that the proposed techniques are capable of handling upto 20% defect ratess in hybrid nano/CMOS architecture and upto 14% defect rates for large ISCAS´85 benchmark circuits synthesized into smaller sized LUTs.
Keywords :
Boolean functions; CMOS logic circuits; nanoelectronics; network synthesis; table lookup; ISCAS´85 benchmark circuit synthesis; LUT-based Boolean logic approach; defect tolerance; hybrid nanoCMOS architecture; lookup table; repair technique; tagging mechanism; Application software; Automatic control; Automation; Computer aided instruction; Computer science; Computer science education; Educational technology; Instruments; Military computing; Tagging;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nanoscale Architectures, 2009. NANOARCH '09. IEEE/ACM International Symposium on
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4244-4957-6
Electronic_ISBN :
978-1-4244-4958-3
Type :
conf
DOI :
10.1109/NANOARCH.2009.5226354
Filename :
5226354
Link To Document :
بازگشت