DocumentCode :
3201713
Title :
A Time and Storage Optimized Hardware Design for Context-Based Adaptive Binary Arithmetic Decoding in H.264/AVC
Author :
Zheng, Yan ; Zheng, Shibao ; Huang, Zhonghua ; Zhao, Ziliang
Author_Institution :
Shanghai Jiaotong Univ., Shanghai
fYear :
2007
fDate :
2-5 July 2007
Firstpage :
1567
Lastpage :
1570
Abstract :
This paper proposes a hardware architecture for Context-based Adaptive Binary Arithmetic Code (CABAC) decoding in H.264/AVC. The proposed architecture takes both bin decoding efficiency and control efficiency into account. This architecture improves time and storage efficiency by taking full use of the new found characters of syntax elements (SEs). In this architecture, two controllers are designed to decode SEs. One is the main controller, and the other is the sub controller, which controls the decoding of residual block SEs. The parallel working mode of the two controller improves the time-consuming performance of the system. Experimental result shows that our design is quite rich for main profile CIF video stream at 30fps.
Keywords :
adaptive decoding; arithmetic codes; binary codes; code standards; decoding; digital signal processing chips; memory architecture; video coding; video streaming; CIF video stream; H.264 AVC; bin decoding efficiency; context-based adaptive binary arithmetic code decoding; context-based adaptive binary arithmetic decoding; hardware architecture; parallel working mode; storage efficiency; storage optimized hardware design; syntax elements; Arithmetic; Automatic voltage control; Computer architecture; Context modeling; Decoding; Design optimization; Hardware; Image storage; Read only memory; Video coding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multimedia and Expo, 2007 IEEE International Conference on
Conference_Location :
Beijing
Print_ISBN :
1-4244-1016-9
Electronic_ISBN :
1-4244-1017-7
Type :
conf
DOI :
10.1109/ICME.2007.4284963
Filename :
4284963
Link To Document :
بازگشت