DocumentCode :
3204158
Title :
A robust receiver for power line communications in integrated circuits
Author :
Salem, Jebreel ; Ha, Dong Sam
Author_Institution :
Bradley Dept. of Electr. & Comput. Eng., Virginia Tech, Blacksburg, VA, USA
fYear :
2012
fDate :
5-8 Aug. 2012
Firstpage :
254
Lastpage :
257
Abstract :
This paper presents a power line communications (PLC) receiver in ICs with emphasis on robustness. The PLC receiver intends to control internal logic values of ICs through power pins. It employs a differential Schmitt trigger to increase noise immunity and tolerate supply voltage fluctuations. The receiver is designed and laid out in 0.18 μm CMOS technology. Post-layout simulation results show that the receiver can operate up to 22.2 percent of the supply voltage drop under the signal-to-noise ratio (SNR) of 16.3 dB. The receiver dissipates 2.4 mW under 1.8 V supply, which is lower than earlier PLC receivers.
Keywords :
CMOS integrated circuits; carrier transmission on power lines; CMOS technology; PLC receiver; differential Schmitt trigger; integrated circuits; post-layout simulation; power line communications receiver; robust receiver; signal-to-noise ratio; CMOS integrated circuits; Clocks; Low pass filters; Noise; Power line communications; Receivers; Simulation; PLC; PLC Receiver; Power Pins; Power line communications; Voltage Variation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2012 IEEE 55th International Midwest Symposium on
Conference_Location :
Boise, ID
ISSN :
1548-3746
Print_ISBN :
978-1-4673-2526-4
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2012.6292005
Filename :
6292005
Link To Document :
بازگشت