DocumentCode :
3204221
Title :
A systolic algorithm and architecture for Galois field arithmetic
Author :
Kovac, M. ; Ranganathan, N. ; Varanasi, M.
Author_Institution :
Coll. of Electr. Eng., Zagreb Univ., Croatia
fYear :
1992
fDate :
23-26 Mar 1992
Firstpage :
283
Lastpage :
288
Abstract :
Finite or Galois fields are used in numerous applications like error correcting codes, digital signal processing and cryptography. The design of efficient methods for Galois field arithmetic such as multiplication and division is critical for these applications. The paper presents a new algorithm for computing multiplication and division in GF(2m). A systolic architecture is described for implementing the algorithm which can produce a new result every clock cycle. The architecture can be realized as a VLSI chip that can yield a computational rate of 40 million multiplications/divisions per second
Keywords :
VLSI; digital arithmetic; parallel algorithms; systolic arrays; Galois field arithmetic; VLSI chip; clock cycle; division; multiplication; systolic algorithm; systolic architecture; Arithmetic; Clocks; Computer architecture; Cryptography; Design methodology; Digital signal processing; Error correction codes; Galois fields; Signal processing algorithms; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Processing Symposium, 1992. Proceedings., Sixth International
Conference_Location :
Beverly Hills, CA
Print_ISBN :
0-8186-2672-0
Type :
conf
DOI :
10.1109/IPPS.1992.223032
Filename :
223032
Link To Document :
بازگشت