DocumentCode :
3204811
Title :
Design of wideband continuous-time ΔΣ ADCs using two-step quantizers
Author :
Balagopal, Sakkarapani ; Saxena, Vishal
Author_Institution :
Electr. & Comput. Eng. Dept., Boise State Univ., Boise, ID, USA
fYear :
2012
fDate :
5-8 Aug. 2012
Firstpage :
386
Lastpage :
389
Abstract :
Continuous-time delta sigma (CT-ΔΣ) ADCs are established as the data conversion architecture of choice for the next-generation wireless applications. Several efforts have been made to simultaneously improve the bandwidth and dynamic range of ΔΣ ADCs. We proposed using two-step quantizer in a single-loop CT-ΔΣ modulator to achieve higher conversion bandwidth. This paper presents a tutorial for employing the design technique through a 130n CMOS implementation. The proposed 640 MS/s, 4th order continuous-time delta sigma modulator (CT-ΔΣM) incorporates a two-step 5-bit quantizer, consisting of only 13 comparators. The CT-ΔΣM achieves a dynamic range of 70 dB, peak SNDR of 65.3 dB with 32 MHz bandwidth (OSR = 10) while consuming only 30 mW from the 1.2 V supply. The relevant design trade offs have been discussed and presented with simulation results.
Keywords :
CMOS integrated circuits; analogue-digital conversion; comparators (circuits); continuous time systems; delta-sigma modulation; CMOS; bandwidth 32 MHz; comparators; delta sigma ADC; power 30 mW; single-loop CT-ΔΣ modulator; size 130 nm; two-step quantizers; voltage 1.2 V; wideband continuous-time ΔΣ ADC; word length 5 bit; Ash; Bandwidth; CMOS integrated circuits; Clocks; Delay; Dynamic range; Modulation; Analog-digital (A/D) conversion; continuous-time (CT); feedforward; sigma-delta (ΣΔ); two-step flash ADC;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2012 IEEE 55th International Midwest Symposium on
Conference_Location :
Boise, ID
ISSN :
1548-3746
Print_ISBN :
978-1-4673-2526-4
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2012.6292038
Filename :
6292038
Link To Document :
بازگشت