Title :
A novel offset cancellation technique for dynamic comparator latch
Author :
Choi, Ricky Yiu-kee ; Tsui, Chi-ying
Author_Institution :
Dept. of Electron. & Comput. Eng., Hong Kong Univ. of Sci. & Technol., Hong Kong, China
Abstract :
This paper presents a novel architecture of ultra-low offset comparator latch using on-chip calibration to compensate the process variation. The proposed technique compensates the variation in process parameters such as W/L, μCOX and threshold voltage independently by considering the intrinsic behavior of the MOS transistors without using power-hungry complicated circuits on measuring the transistor characteristics. Monte Carlo post-layout HSPICE simulations were carried out with 100 runs to evaluate the performance of the comparator latch. Experimental results show that when comparing with state-of-the-art pre-amplifier-less architectures, the standard deviation of the input voltage offset is reduced by more than 75% over a range of 400mV difference of the common mode input voltage.
Keywords :
MOSFET; Monte Carlo methods; SPICE; circuit simulation; comparators (circuits); flip-flops; μCOX; MOS transistor; Monte Carlo post-layout HSPICE simulation; W/L; architecture; dynamic comparator latch; offset cancellation technique; on-chip calibration; process parameter; process variation; standard deviation; threshold voltage; ultra-low offset comparator latch; Arrays; Capacitance; Capacitors; Latches; Threshold voltage; Transistors; Tuning;
Conference_Titel :
Circuits and Systems (MWSCAS), 2012 IEEE 55th International Midwest Symposium on
Conference_Location :
Boise, ID
Print_ISBN :
978-1-4673-2526-4
Electronic_ISBN :
1548-3746
DOI :
10.1109/MWSCAS.2012.6292095