DocumentCode :
320823
Title :
Fast sequential circuit test generation using high-level and gate-level techniques
Author :
Rudnick, Elizabeth M. ; Vietti, Roberto ; Ellis, Akilah ; Corno, Fulvio ; Prinetto, Paolo ; Reorda, Matteo Sonza
Author_Institution :
Center for Reliable & High Performance Comput., Illinois Univ., Urbana, IL, USA
fYear :
1998
fDate :
23-26 Feb 1998
Firstpage :
570
Lastpage :
576
Abstract :
A new approach for sequential circuit test generation is proposed that combines software based testing techniques at the high level with test enhancement techniques at the gate level. Several sequences are derived to ensure 100% coverage of all statements in a high-level VHDL description, or to maximize coverage of paths. The sequences are then enhanced at the gate level to maximize coverage of single stuck-at faults. High fault coverages have been achieved very quickly on several benchmark circuits using this approach
Keywords :
automatic testing; integrated circuit testing; integrated logic circuits; logic testing; sequences; sequential circuits; fast test generation; gate-level techniques; high fault coverages; high-level VHDL description; high-level techniques; sequential circuit testing; single stuck-at faults; software testing based techniques; test enhancement techniques; Automatic testing; Benchmark testing; Circuit faults; Circuit simulation; Circuit testing; Registers; Sequential analysis; Sequential circuits; Software testing; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe, 1998., Proceedings
Conference_Location :
Paris
Print_ISBN :
0-8186-8359-7
Type :
conf
DOI :
10.1109/DATE.1998.655915
Filename :
655915
Link To Document :
بازگشت