DocumentCode
3211069
Title
Correlation between Stress-Induced Leakage Current (SILC) and the HfO2 bulk trap density in a SiO2/HfO2 stack
Author
Crupi, F. ; Degraeve, R. ; Kerber, A. ; Kwak, D.H. ; Groeseneken, G.
Author_Institution
Dipt. di Elettronica, Informatica e Sistemistica, Calabria Univ., Italy
fYear
2004
fDate
25-29 April 2004
Firstpage
181
Lastpage
187
Abstract
Both trap generation and Stress-Induced Leakage Current (SILC) are measured as a function of the stress voltage on a 1nm/4nm SiO2/HfO2 stack. The SILC firstly rises proportionally with the bulk trap density in the HfO2 but close to breakdown this relation becomes quadratic, indicating that first single-trap conduction paths are causing the SILC, later followed by two-trap conduction paths. At stress conditions, the SILC adds tip to two decades to the initial leakage current. At elevated temperature, the leakage current increase is even higher. At room temperature, however, the SILC poses no reliability restriction for logic CMOS applications.
Keywords
CMOS integrated circuits; electric breakdown; electron traps; hafnium compounds; integrated circuit reliability; interface states; leakage currents; logic gates; semiconductor device breakdown; silicon compounds; 1 nm; 4 nm; HfO2 bulk trap density; SiO2-HfO2; SiO2/HfO2 stack; breakdown; bulk trap density; leakage current; logic CMOS applications; single-trap conduction paths; stress voltage; stress-induced leakage current; trap generation; two-trap conduction paths; Current measurement; Degradation; Electron traps; Hafnium oxide; High K dielectric materials; High-K gate dielectrics; Leakage current; Stress measurement; Temperature; Voltage;
fLanguage
English
Publisher
ieee
Conference_Titel
Reliability Physics Symposium Proceedings, 2004. 42nd Annual. 2004 IEEE International
Print_ISBN
0-7803-8315-X
Type
conf
DOI
10.1109/RELPHY.2004.1315321
Filename
1315321
Link To Document