DocumentCode :
3211746
Title :
Power optimized partial product reduction interconnect ordering in parallel multipliers
Author :
Oskuii, S.T. ; Kjeldsberg, Per Gunnar
Author_Institution :
Norwegian Univ. of Sci. & Tech., Trondheim
fYear :
2007
fDate :
19-20 Nov. 2007
Firstpage :
1
Lastpage :
6
Abstract :
When designing the reduction tree of a parallel multiplier, we can exploit a large intrinsic freedom for the interconnection order of partial products. The transition activities vary significantly for different internal partial products. In this work we propose a method for generation of power-efficient parallel multipliers in such a way that its partial products are connected to minimize activity. The reduction tree is designed progressively. A simulated annealing optimizer uses power cost numbers from a specially implemented probabilistic gate-level power estimator and selects a power-efficient solution for each stage of the reduction tree. VHDL simulation using ModelSim shows a significant reduction in the overall number of transitions. This reduction ranges from 15% up to 32% compared to randomly generated reduction trees and is achieved without any noticeable area or performance overhead.
Keywords :
multiplying circuits; simulated annealing; trees (mathematics); ModelSim; VHDL; parallel multipliers; power optimized partial product reduction interconnect; power-efficient parallel multipliers; probabilistic gate-level power estimator; reduction tree; simulated annealing optimizer; Compressors; Concurrent computing; Cost function; Counting circuits; Digital signal processing; Multimedia systems; Power generation; Power system modeling; Simulated annealing; Telecommunications;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Norchip, 2007
Conference_Location :
Aalborg
Print_ISBN :
978-1-4244-1516-8
Electronic_ISBN :
978-1-4244-1517-5
Type :
conf
DOI :
10.1109/NORCHP.2007.4481034
Filename :
4481034
Link To Document :
بازگشت