DocumentCode :
3212085
Title :
Power-aware automatic constraint generation for FPGA based real-time video processing systems
Author :
Lawal, Najeem ; Thornberg, Benny ; Nils, Mattias O.
Author_Institution :
Mid Sweden Univ., Sundsvall
fYear :
2007
fDate :
19-20 Nov. 2007
Firstpage :
1
Lastpage :
5
Abstract :
The introduction of embedded DSP blocks and embedded memory has made FPGAs an attractive architecture for implementation of real-time video processing systems. The big bottle neck of the FPGA compared to other programmable architectures is the complex programming model. This paper presents an automatic generation of placement and routing constraints for FPGA implementation of real-time video processing systems as one step to automate the programming model. The constraint generator targets lower power consumption, better resource utilization and reduced development time. Results show that a 28% reduction in dynamic power can be achieved using the proposed approach over traditional logic to memory mapping.
Keywords :
field programmable gate arrays; power aware computing; video signal processing; FPGA; automatic generation; complex programming model; constraint generator; dynamic power; embedded memory; logic mapping; low power consumption; memory mapping; power-aware automatic constraint generation; programmable architectures; real-time video processing systems; resource utilization; routing constraints; Automatic programming; Digital signal processing; Energy consumption; Field programmable gate arrays; Neck; Power generation; Power system modeling; Real time systems; Resource management; Routing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Norchip, 2007
Conference_Location :
Aalborg
Print_ISBN :
978-1-4244-1516-8
Electronic_ISBN :
978-1-4244-1517-5
Type :
conf
DOI :
10.1109/NORCHP.2007.4481054
Filename :
4481054
Link To Document :
بازگشت