Title :
A block access unit for 2D memory access
Author_Institution :
Univ. of Jyvaskyla, Jyvaskyla
Abstract :
Many of the coding tools in the H.264/AVC video coding standard are based on 2D processing resulting in rowwise and column-wise memory accesses starting from arbitrary memory addresses. This paper discusses a low-cost hardware realization of these accesses on sub-word parallel processors. The proposed block access unit is placed between the processor and memory. It supports unaligned 2D block accesses according to several 2D access patterns. The 2D block accesses are pipelinable and they result in minimum number of memory accesses required to deliver the desired data.
Keywords :
standards; video coding; 2D memory access; H.264/AVC; block access unit; coding tools; subword parallel processors; video coding standard; Automatic voltage control; Data mining; Hardware; IEC standards; ISO standards; Information technology; MPEG standards; Multiprocessor interconnection networks; Registers; Video coding;
Conference_Titel :
Norchip, 2007
Conference_Location :
Aalborg
Print_ISBN :
978-1-4244-1516-8
Electronic_ISBN :
978-1-4244-1517-5
DOI :
10.1109/NORCHP.2007.4481055