DocumentCode :
3213111
Title :
Reducing test application time and power dissipation for scan-based testing via multiple clock disabling
Author :
Lee, Kuen-Jong ; Chen, Jih-Jeen
Author_Institution :
Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
fYear :
2002
fDate :
18-20 Nov. 2002
Firstpage :
338
Lastpage :
343
Abstract :
Two problems that are becoming quite critical for scan-based testing are long test application time and high test power consumption. Previously, many efficient methods have been developed to address these two problems separately. In this paper, we propose a novel method called the multiple clock disabling (MCD) technique to reduce test application time and test power dissipation simultaneously. Our method is made possible by cleverly employing a number of existing techniques to generate a special set of test patterns that is suitable for a scan architecture based on the MCD technique. Experimental results show that on average 81% and 85% reductions in test application time and power dissipation have been respectively obtained when comparing to the conventional scan method.
Keywords :
automatic test pattern generation; boundary scan testing; integrated circuit design; integrated circuit modelling; integrated circuit testing; logic design; logic testing; ATPG; MCD technique scan architecture; logic design; logic testing; multiple clock disabling; power dissipation reduction; scan-based testing; test application time reduction; test pattern generation; test power consumption; Broadcasting; Circuit faults; Circuit testing; Clocks; Electrical fault detection; Energy consumption; Fault detection; Power dissipation; System testing; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2002. (ATS '02). Proceedings of the 11th Asian
ISSN :
1081-7735
Print_ISBN :
0-7695-1825-7
Type :
conf
DOI :
10.1109/ATS.2002.1181734
Filename :
1181734
Link To Document :
بازگشت