Title :
Testing system-on-chip by summations of cores´ test output voltages
Author :
Ko, K.Y. ; Wong, Mike W T ; Lee, Y.S.
Author_Institution :
Dept. of Electron. & Inf. Eng., Hong Kong Polytech. Univ., Kowloon, China
Abstract :
The rapid growing trend of utilization of re-useable intellectual property (IP) cores for system-on-chip (SOC) design demands an effective, fast and efficient test scheme. This paper presents a unified approach to SOC testing that uses a built-in self-test (BIST) technique based on summations of cores´ test output voltages (SOCTOV), which has the advantage of small hardware overhead and fast testing time. The proposed BIST technique is developed in conjunction with our previous proposed BIST technique which is based on weighted sums of selected node voltages (WSSNV) for embedded cores. The WSSNV BIST technique provides high fault coverage for individual cores while the SOCTOV BIST technique provides a 100% fault diagnosis resolution for locating the faulty core. It is an alternative solution to SOC testing especially when chip area overhead is a critical concern.
Keywords :
built-in self test; fault diagnosis; industrial property; integrated circuit design; integrated circuit testing; system-on-chip; BIST; IP cores; SOC test output voltage summation; SOC testing; SOCTOV; WSSNV; built-in self-test techniques; chip area overhead; embedded cores; fault coverage; fault diagnosis resolution; faulty core location; hardware overhead; re-useable intellectual property cores; selected node voltage weighted sums; system-on-chip design; testing time; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Design engineering; Hardware; Intellectual property; System testing; System-on-a-chip; Voltage;
Conference_Titel :
Test Symposium, 2002. (ATS '02). Proceedings of the 11th Asian
Print_ISBN :
0-7695-1825-7
DOI :
10.1109/ATS.2002.1181736