DocumentCode :
3213223
Title :
Efficient coupled noise estimation for on-chip interconnects
Author :
Devgan, A.
Author_Institution :
Res. Lab., IBM Corp., Austin, TX, USA
fYear :
1997
fDate :
9-13 Nov. 1997
Firstpage :
147
Lastpage :
153
Abstract :
Noise analysis and avoidance is an increasingly critical step in deep submicron design. Ever increasing requirements on performance have led to widespread use of dynamic logic circuit families and its other derivatives. These aggressive circuit families trade off noise margin for timing performance making them more susceptible to noise failure and increasing the need for noise analysis. Currently, noise analysis is performed either through circuit or timing simulation or through model order reduction. These techniques in use are still inefficient for analyzing massive amount of interconnect data found in present day integrated circuits. This paper presents efficient techniques for estimation of coupled noise in on-chip interconnects. This noise estimation metric is an upper bound for RC circuits, being similar in spirit to Elmore delay in timing analysis. Such an efficient noise metric is especially useful for noise criticality pruning and physical design based noise avoidance techniques.
Keywords :
circuit analysis computing; integrated circuit interconnections; integrated circuit noise; Elmore delay; circuit simulation; coupled noise estimation; deep submicron design; dynamic logic circuit families; noise analysis; noise criticality pruning; on-chip interconnects; physical design based noise avoidance; timing simulation; Integrated circuit noise;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1997. Digest of Technical Papers., 1997 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
ISSN :
1092-3152
Print_ISBN :
0-8186-8200-0
Type :
conf
DOI :
10.1109/ICCAD.1997.643399
Filename :
643399
Link To Document :
بازگشت