DocumentCode :
3213259
Title :
Extending EDA environment from design to test
Author :
Rajsuman, Rochit
Author_Institution :
Advantest America R&D Center, Santa Clara, CA, USA
fYear :
2002
fDate :
18-20 Nov. 2002
Firstpage :
386
Lastpage :
391
Abstract :
For first silicon, detection of systematic defects, timing failure and other errors is an extremely time-pressured task because detection and debugging of such failures determines how fast a product can go into mass production. In this paper we describe a new method for this purpose using an event tester. This method allows testing in the same environment as used for the original simulation in which the chip was designed. The method uses original design simulation data directly from the Verilog/VHDL simulation in the VCD format and thus, eliminates test program generation and test vector translation processes into WGL/STIL or ATE formats. It essentially extends the EDA design environment to the physical testing of an IC.
Keywords :
automatic testing; circuit simulation; electronic design automation; error detection; integrated circuit testing; timing; EDA design environment; VCD format; Verilog/VHDL simulation; design simulation data; errors; event tester; physical IC testing; simulation environment; systematic defects; timing failure; Debugging; Design engineering; Electronic design automation and methodology; Hardware design languages; Integrated circuit testing; Knowledge engineering; Mass production; Silicon; System testing; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2002. (ATS '02). Proceedings of the 11th Asian
ISSN :
1081-7735
Print_ISBN :
0-7695-1825-7
Type :
conf
DOI :
10.1109/ATS.2002.1181742
Filename :
1181742
Link To Document :
بازگشت