DocumentCode :
3213639
Title :
An embedded multi-model video encoder
Author :
Meng Qinglei ; Jiang Li ; Li Wei
Author_Institution :
Dept. of Comput. Sci. & Technol., BeiHang Univ., Beijing, China
fYear :
2006
fDate :
7-11 Aug. 2006
Firstpage :
1835
Lastpage :
1835
Abstract :
Nowadays, with the growing of multimedia applications, requirement for embedded multimedia system becomes popular. The implementation of a multi-model video encoder is introduced, which is composed of DSP (digital signal processor) and FPGA (field programmable gate array). The FPGA complete some auxiliary tasks, such as video acquisition and YUV separation, while the DSP is dedicated for video compression. Considering the features of the DSP´s architecture and memory resource, as well as the requirements of compression algorithms, the system level optimization strategies and code level optimization techniques are discussed. A feasible solution is given to avoid the overflow and underflow while transmitting the compressed data. The experimental results indicate that the embedded video encoder can adapt to different channels and compress various gray/color pictures with different resolutions.
Keywords :
data compression; digital signal processing chips; field programmable gate arrays; video coding; FPGA; MPEG-4; YUV separation; code level optimization; digital signal processor; embedded multimedia system; embedded multimodel video encoder; field programmable gate array; system level optimization; video acquisition; video compression; Compression algorithms; Digital signal processing; Digital signal processors; Field programmable gate arrays; Memory architecture; Multimedia systems; Video compression; DSP; EDMA; FPGA; Linear Assembly; MPEG-4;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Control Conference, 2006. CCC 2006. Chinese
Conference_Location :
Harbin
Print_ISBN :
7-81077-802-1
Type :
conf
DOI :
10.1109/CHICC.2006.280867
Filename :
4060415
Link To Document :
بازگشت