DocumentCode :
3216117
Title :
A 50 Gb/s 32/spl times/32 CMOS crossbar chip using asymmetric serial links
Author :
Kun-Yung Ken Chang ; Shang-Tse Chuang ; McKeown, N. ; Horowitz, M.
Author_Institution :
Comput. Syst. Lab., Stanford Univ., CA, USA
fYear :
1999
fDate :
17-19 June 1999
Firstpage :
19
Lastpage :
22
Abstract :
A 32/spl times/32 synchronous crossbar chip was designed in a 0.27 /spl mu/m CMOS technology for use in a high-speed network switch. The crossbar chip uses 32 Asymmetric Serial Links to achieve high speed at the interfaces and to reduce both power and area. The crossbar switch core is implemented with static CMOS multi-stage multiplexers with multicast capability. The chip operates successfully with links running at 1.6 Gb/s. The measured bit-error-rate is <10/sup -14/ when all channels and the switch core are operating. The crossbar chip consumes 5 W and provides a total bandwidth above 50 Gb/s.
Keywords :
CMOS digital integrated circuits; electronic switching systems; high-speed integrated circuits; multiplexing equipment; telecommunication links; 0.27 micron; 5 W; 50 Gbit/s; CMOS multi-stage multiplexer; asymmetric serial link; high-speed network switch; synchronous crossbar chip; Bandwidth; CMOS technology; Calibration; Clocks; Logic; Open loop systems; Phase locked loops; Switches; Synchronization; Transmitters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 1999. Digest of Technical Papers. 1999 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
4-930813-95-6
Type :
conf
DOI :
10.1109/VLSIC.1999.797221
Filename :
797221
Link To Document :
بازگشت