Title :
A DRAM system for consistently reducing CPU wait cycles
Author :
Kanno, Y. ; Mizuno, H. ; Watanabe, T.
Author_Institution :
Central Res. Lab., Hitachi Ltd., Tokyo, Japan
Abstract :
This paper describes a DRAM system for consistently reducing CPU wait cycles for an access to DRAMs in a cache-based memory hierarchy. An arithmetical address mapping circuitry and a pseudo dual-port DRAM access protocol provide a DRAM access without a bank conflict and high speed write-back accesses (write for dirty data and read for cache-line filling). Only two adders for the address mapping circuitry and a data-preload register in each DRAM are necessary for the implementation.
Keywords :
DRAM chips; adders; cache storage; digital arithmetic; storage allocation; CPU wait cycles; DRAM system; adders; arithmetical address mapping circuitry; cache-based memory hierarchy; data-preload register; dynamic RAM; high speed write-back accesses; pseudo dual-port DRAM access protocol; wait cycles reduction; Access protocols; Adders; Central Processing Unit; Circuits; Filling; Laboratories; Microprocessors; Pins; Random access memory; Registers;
Conference_Titel :
VLSI Circuits, 1999. Digest of Technical Papers. 1999 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
4-930813-95-6
DOI :
10.1109/VLSIC.1999.797261