Title :
Library-free synthesis for area-delay minimization
Author :
Pullerits, Matthew ; Kabbani, Adnan
Author_Institution :
Dept. of Electr. & Comput. Eng., Ryerson Univ., Toronto, ON, Canada
Abstract :
With a limited number of pre-constructed gates available, current standard cell libraries are not well equipped to take full advantage of advances in deep submicron technology by implementing functions as complex gates. As reported, in a technology process capable of supporting five serial MOS devices, 425,803 unique complex gates may be created - clearly much higher than what is currently available in today´s cell libraries. A richer cell library allows the technology mapper more freedom to better select matches to reduce area, delay and power consumption. This paper proposes a novel algorithm for mapping an input netlist to a library of virtual cells by minimizing logical effort delay to select a gate architecture which minimizes the design area-delay product. Initial simulation results show an average of 59.95% reduction in transistor count, 44.75% reduction in circuit overall area, 40.06% reduction in area-delay product, at a cost of a 3.4% increase in delay by applying this algorithm to standard benchmark circuits compared to results obtained from synopsys design compiler with high map effort for delay minimization.
Keywords :
MIS devices; logic design; logic gates; MOS device; area-delay minimization; area-delay product; deep submicron technology; gate architecture; library-free synthesis; standard cell libraries; Algorithm design and analysis; CMOS logic circuits; Circuit synthesis; Delay; Energy consumption; Libraries; Logic gates; MOS devices; MOSFETs; Minimization; Computer Aided Design; Logical Effort; Synthesis; VLSI;
Conference_Titel :
Microelectronics, 2008. ICM 2008. International Conference on
Conference_Location :
Sharjah
Print_ISBN :
978-1-4244-2369-9
Electronic_ISBN :
978-1-4244-2370-5
DOI :
10.1109/ICM.2008.5393800