DocumentCode :
3219772
Title :
Efficient techniques for realizing large-size signed multipliers in FPGAs
Author :
Gao, Shuli ; Al-Khalili, Dhamin ; Chabini, Noureddine
Author_Institution :
Dept. of Electr. & Comput. Eng., R. Mil. Coll. of Canada, Kingston, ON, Canada
fYear :
2008
fDate :
14-17 Dec. 2008
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents four approaches for realizing large-size signed multipliers using embedded multiplier blocks in FPGAs. These approaches include new sign-extension, segment based Baugh-Wooley, sign-magnitude-based, and multi-granular. The target platforms are Xilinx´ and Altera´s FPGAs. The implementation results are compared with the standard approach utilized by commercial tools. On average, a delay reduction of 21% is achieved by multi-granular approach, and area saving of about 69% in terms of number of ALUTs is obtained by the new sign-extension approach.
Keywords :
digital arithmetic; embedded systems; field programmable gate arrays; logic design; multiplying circuits; Altera FPGA; Xilinx FPGA; embedded multiplier block; large size signed multiplier; multi-granular approach; segment based Baugh-Wooley; sign extension; Cost function; Cryptography; Delay; Digital signal processing; Educational institutions; Field programmable gate arrays; Microelectronics; Military computing; Multimedia systems; Signal processing algorithms; Baugh-Wooley algorithm; DSP blocks; embedded multipliers; multi-granular multipliers; sign extension;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics, 2008. ICM 2008. International Conference on
Conference_Location :
Sharjah
Print_ISBN :
978-1-4244-2369-9
Electronic_ISBN :
978-1-4244-2370-5
Type :
conf
DOI :
10.1109/ICM.2008.5393833
Filename :
5393833
Link To Document :
بازگشت