DocumentCode :
322078
Title :
A low-cost VLSI architecture design for non-separable 2-D discrete wavelet transform
Author :
Sheu, Ming-hwa ; Shieh, Ming-Der ; Liu, Sheng-Wei
Author_Institution :
Dept. of Electron. Eng., Nat. Yunlin Univ. of Sci. & Technol., Taiwan
Volume :
2
fYear :
1997
fDate :
3-6 Aug. 1997
Firstpage :
1217
Abstract :
This paper presents an architecture for 2-D image decomposition of discrete wavelet transform. In order to avoid the memory transpose problem, we use non-separable approach instead of separable one. Besides, based on the input data reuse concept, a parallel-pipelined architecture is proposed The main characteristics of this architecture include: (1) needless memory transposition; (2) lower hardware cost; (3) shorter latency; (4) suitable VLSI implementation. Finally, all components in our architecture are simulated based on the accuracy requirement and realized as a single chip physically.
Keywords :
VLSI; image sequences; parallel architectures; pipeline processing; wavelet transforms; 2D image decomposition; hardware cost; input data reuse concept; latency; low-cost VLSI architecture; nonseparable 2D discrete wavelet transform; parallel-pipelined architecture; Computer architecture; Concurrent computing; Costs; Discrete wavelet transforms; Filters; Hardware; Image decomposition; Registers; Systolic arrays; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1997. Proceedings of the 40th Midwest Symposium on
Print_ISBN :
0-7803-3694-1
Type :
conf
DOI :
10.1109/MWSCAS.1997.662299
Filename :
662299
Link To Document :
بازگشت