DocumentCode :
3225277
Title :
Design and measurement of a compact on-interposer passive equalizer for chip-to-chip high-speed differential signaling
Author :
Heegon Kim ; Jonghyun Cho ; Jung, Daniel H. ; Kim, Jonghoon J. ; Sumin Choi ; Joungho Kim ; Junho Lee ; Kunwoo Park
Author_Institution :
TERA Lab., Korea Adv. Inst. of Sci. & Technol., Daejeon, South Korea
fYear :
2013
fDate :
15-18 Dec. 2013
Firstpage :
5
Lastpage :
9
Abstract :
In this paper, a compact on-interposer passive equalizer for chip-to-chip high-speed differential signaling was proposed and experimentally verified. By using the parasitic resistance and inductance of the coil-shaped on-interposer metal line, the proposed on-interposer passive equalizer achieves not only the wide-band equalization but also the compact size. Moreover, the symmetric structure of the proposed equalizer maintains the balance between the differential signals. The remarkable performance of the proposed on-interposer passive equalizer for differential signaling was successfully verified by a frequency- and time-domain measurement of up to 10 Gbps.
Keywords :
equalisers; frequency-domain analysis; high-speed integrated circuits; integrated circuit design; time-domain analysis; chip-to-chip high-speed differential signaling; coil-shaped on-interposer metal line; compact on-interposer passive equalizer; compact size; differential signaling; frequency-domain measurement; parasitic resistance; symmetric structure; time-domain measurement; wide-band equalization; Bandwidth; Coils; Equalizers; Integrated circuit modeling; Metals; Silicon; Vehicles; Differential data transmission; Inter-symbol Interference (ISI); On-interposer passive equalizer; Silicon-interposer;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electromagnetic Compatibility of Integrated Circuits (EMC Compo), 2013 9th Intl Workshop on
Conference_Location :
Nara
Type :
conf
DOI :
10.1109/EMCCompo.2013.6735163
Filename :
6735163
Link To Document :
بازگشت