• DocumentCode
    3225683
  • Title

    HiveFlex-Video VSP1: Video Signal Processing Architecture for Video Coding and Post-Processing

  • Author

    Pinto, Carlos Alba ; Beric, Aleksandar ; Singh, Satendra Pal ; Farfade, Sachin

  • Author_Institution
    Silicon Hive, Eindhoven
  • fYear
    2006
  • fDate
    Dec. 2006
  • Firstpage
    493
  • Lastpage
    500
  • Abstract
    As mobile displays proliferate across the world, and fixed video displays expand in size, consumers demand enhanced visual experiences while watching such displays. Competitive low-end to high-end markets are migrating to high-definition (HD) output displays driven by consumer demand. In order to generate high quality visual experiences on HD displays, video processing algorithms are becoming increasingly complex. Such complex HD algorithms require up to tera-operations per second to generate acceptable HD video output. Silicon Hive´s HiveFlex Video VSP1 processor services the needs all low to high end video displays by using a unique scaleable tiled architecture. The architecture of each tile is flexible, low-cost and low-power, resulting in an attractive IP solution targeting consumer video signal processing (VSP) systems on chips (SoCs). The Video VSPI tile presented here performs a variety of video coding algorithms commonly used in post processing of HDTV signals such as H.264 decoding, de-interlacing, picture-rate up-conversion and others. H.264 or MPEG4-AVC is an advanced video coding standard targeting multiple markets such as broadcast and hand-held entertainment. In partnership with Silicon Hive, AllGo Embedded Systems has developed an H.264 decoder that is optimized for the HiveFlex VSP architecture. Multiple VSP tiles with configurable number of issue slots and SIMD architecture are used efficiently to implement H.264 video decoding at HD resolution
  • Keywords
    code standards; data compression; decoding; display devices; embedded systems; high definition television; image resolution; parallel processing; system-on-chip; video coding; AllGo Embedded Systems; H.264 decoder; HD resolution; HDTV signal; HiveFlex-Video VSP1; MPEG4-AVC; SIMD architecture; SoC; advanced video coding standard; attractive IP solution; consumer demand; high-definition television; mobile display; multiple markets; post-processing; system-on-chip; unique scaleable tiled architecture; video signal processing architecture; Decoding; Displays; HDTV; High definition video; Signal processing algorithms; Silicon; System-on-a-chip; Tiles; Video coding; Video signal processing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Multimedia, 2006. ISM'06. Eighth IEEE International Symposium on
  • Conference_Location
    San Diego, CA
  • Print_ISBN
    0-7695-2746-9
  • Type

    conf

  • DOI
    10.1109/ISM.2006.83
  • Filename
    4061207