• DocumentCode
    3225781
  • Title

    A useful application of CMOS ternary logic to the realisation of asynchronous circuits

  • Author

    Mariani, R. ; Roncella, R. ; Saletti, R. ; Terreni, P.

  • Author_Institution
    Istituto di Elettronica e Telecomunicazioni, Pisa Univ., Italy
  • fYear
    1997
  • fDate
    28-30 May 1997
  • Firstpage
    203
  • Lastpage
    208
  • Abstract
    This paper shows how the application of a CMOS ternary logic is useful in the realisation of delay insensitive (DI) asynchronous circuits. It is shown that fully DI asynchronous circuits are obtained with a ternary handshake protocol which employs the third logic level as idle state of the asynchronous interface. The advantages obtained are a dramatic reduction of the communication requirement and a lower power consumption as compared to other asynchronous solutions. It is then discussed how general purpose delay-insensitive circuits can be designed with ternary logic elements and finally an asynchronous sequence recognition circuit is described as an application of the approach
  • Keywords
    CMOS logic circuits; asynchronous circuits; delay circuits; ternary logic; CMOS ternary logic; asynchronous circuits; asynchronous sequence recognition circuit; communication requirement; delay insensitive asynchronous circuits; idle state; ternary handshake protocol; Asynchronous circuits; CMOS logic circuits; Clocks; Communication system control; Delay; Logic circuits; Multivalued logic; Protocols; Telecommunications; Wires;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Multiple-Valued Logic, 1997. Proceedings., 1997 27th International Symposium on
  • Conference_Location
    Antigonish, NS
  • Print_ISBN
    0-8186-7910-7
  • Type

    conf

  • DOI
    10.1109/ISMVL.1997.601398
  • Filename
    601398