Title :
Performance evaluation of OFDM de-modulator with various multiplier architectures for UWB system
Author :
Chan, Pui-wai ; Choy, Chiu-Sing
Author_Institution :
Dept. of Electron. Eng., Chinese Univ. of Hong Kong, Shatin, China
Abstract :
In this paper the effects of multiplier architecture on the overall performance of the OFDM De-modulator for an UWB system are studied. The two commonly used VLSI multiplication algorithms, namely, the Baugh-Wooley algorithm and the Modified-Booth algorithm, are the candidates for this study. Partial product accumulation session can be found in both algorithms. There are two major classes of partial product accumulation architectures which are the tree architecture and the array architecture. Under a specific speed that can meet the requirement of an UWB system, silicon usage, power consumption, and SQNR of the various architectures are compared. All OFDM de-modulators in this study are implemented with 0.13um CMOS technology and the multiplier used in the de-modulator is 10bits × 10 bits. Simulation results show that the tree type Baugh-Wooley multiplier with an output word-length of 12 bits can achieve the best balance between silicon usage, power consumption and SQNR.
Keywords :
CMOS logic circuits; OFDM modulation; VLSI; demodulators; fast Fourier transforms; logic arrays; multiplying circuits; performance evaluation; ultra wideband communication; Baugh-Wooley multiplier; CMOS technology; Modified-Booth algorithm; OFDM demodulator; SQNR; UWB system; VLSI multiplication algorithm; array architecture; multiplier architecture; partial product accumulation architecture; performance evaluation; power consumption; size 0.13 mum; tree architecture; word length 12 bit; Adders; Arrays; Delay; OFDM; Power demand; Silicon; Baugh-Wooley; FFT; Modified-Booth; Multiplier; OFDM; UWB;
Conference_Titel :
Circuits and Systems (APCCAS), 2010 IEEE Asia Pacific Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4244-7454-7
DOI :
10.1109/APCCAS.2010.5774737