DocumentCode :
3227336
Title :
An 8T SRAM cell with column-based dynamic supply voltage for bit-interleaving
Author :
Do, Anh Tuan ; Yeo, Kiat Seng ; Low, Jeremy Yung Shern ; Low, Joshua Yung Lih ; Kong, Zhi Hui
Author_Institution :
Sch. of Electr. & Electron. Eng., Nanyang Technol. Univ., Singapore, Singapore
fYear :
2010
fDate :
6-9 Dec. 2010
Firstpage :
704
Lastpage :
707
Abstract :
Lowering power consumption and increasing noise margin have become two central topics in every state of the art SRAM design. Several 8T and 10T cell designs have been reported, improving the cell stability of the conventional 6T. In this paper, we use a fully differential 8T SRAM that removes the half-accessed issue to allow an efficient bit-interleaving implementation. It also consumes less power when compared to the conventional 6T design. A column-based dynamic supply voltage scheme is utilized to improve both the read noise margin and the write-ability. A 128×64-bit of the proposed SRAM has been implemented in a standard 65 nm/ 1V CMOS process. Simulation results reaffirmed that the proposed design has 2x higher noise margin and consumes 46% less power when compared to the conventional 6T design at 1 V supply voltage.
Keywords :
CMOS digital integrated circuits; SRAM chips; 10T cell designs; 8T cell designs; CMOS process; SRAM design; bit-interleaving implementation; cell stability; column-based dynamic supply voltage scheme; conventional 6T design; size 65 nm; voltage 1 V; Circuit stability; Computer architecture; Microprocessors; Noise; Random access memory; Stability analysis; Transistors; SNM; SRAM; WTP; bit-interleaving; half-accessed;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (APCCAS), 2010 IEEE Asia Pacific Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4244-7454-7
Type :
conf
DOI :
10.1109/APCCAS.2010.5774810
Filename :
5774810
Link To Document :
بازگشت