Title :
A fully digital modulator/demodulator for Power Line Communication (PLC)
Author :
Kuo, Ko-Chi ; Guo, Jia-Wei ; Ou, Yu-Hao
Author_Institution :
Dept. of Comput. Sci. & Eng., Nat. Sun Yat-sen Univ., Kaohsiung, Taiwan
Abstract :
A fully integrated digital modulator/demodulator design for Power Line Communication (PLC) is presented. The proposed design is consisted of Cyclic Redundancy Check (CRC), Pulse Width Modulation (PWM), and Frequency Shift Keying (FSK). The CRC can detect the errors occurred in the digital communication. The function of PWM is to generate the digital pulses that exhibit the same pulse width according to the swing of the input voltage swing. In the telecommunication, FSK is a frequency modulation scheme such that the digital information can be transmitted through the discrete frequency changes of the carrier. The detailed designs of teach block are described. The design is implemented TSMC 0.18μm process. The fabricated chip area is 1.73mm2 with 3.3/1.8 supply voltages. The measured data shows that the proposed design is fully functional and consumes 155μW.
Keywords :
carrier transmission on power lines; cyclic redundancy check codes; demodulators; digital communication; frequency shift keying; modulators; pulse width modulation; FSK; PWM; cyclic redundancy check; digital communication; digital demodulator; digital modulator; frequency modulation scheme; frequency shift keying; power 155 muW; power line communication; pulse width modulation; size 0.18 mum; Demodulation; Frequency shift keying; Microprocessors; Polynomials; Pulse width modulation; Receivers; Cyclic Redundancy Check (CRC); Frequency Shift Keying (FSK); Power Line Communication (PLC); Pulse Width Modulation (PWM);
Conference_Titel :
Circuits and Systems (APCCAS), 2010 IEEE Asia Pacific Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4244-7454-7
DOI :
10.1109/APCCAS.2010.5774852