DocumentCode :
3228657
Title :
Realistic analysis of limited parallel software/hardware implementations
Author :
Audsley, N.C. ; Bletsas, K.
Author_Institution :
Dept. of Comput. Sci., York Univ., UK
fYear :
2004
fDate :
25-28 May 2004
Firstpage :
388
Lastpage :
395
Abstract :
Proposed real-time system implementations combine reconfigurable hardware (for speed-up) with processor-memory architectures. Such hardware can execute many functions in parallel, leading to a limited parallel system where a single software process can execute on the processor at any time, in parallel with a number of functions implemented on the reconfigurable hardware. This approach is not amenable to conventional fixed priority timing analysis, as fundamental assumptions are compromised, namely that of a critical instant. This paper describes generalised fixed priority timing analysis for limited parallel systems, illustrated by an example system utilising field programmable gate arrays as the reconfigurable hardware resource.
Keywords :
field programmable gate arrays; hardware-software codesign; memory architecture; parallel architectures; parallel programming; real-time systems; reconfigurable architectures; field programmable gate arrays; fixed priority timing analysis; limited parallel systems; processor-memory architectures; real-time system implementations; reconfigurable hardware; software process; Application software; Embedded software; Hardware;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Real-Time and Embedded Technology and Applications Symposium, 2004. Proceedings. RTAS 2004. 10th IEEE
ISSN :
1545-3421
Print_ISBN :
0-7695-2148-7
Type :
conf
DOI :
10.1109/RTTAS.2004.1317285
Filename :
1317285
Link To Document :
بازگشت