DocumentCode :
3229228
Title :
Constraint-free analog placement with topological symmetry structure
Author :
Dong, Qing ; Nakatake, Shigetoshi
Author_Institution :
Univ. of Kitakyushu, Fukuoka
fYear :
2008
fDate :
21-24 March 2008
Firstpage :
186
Lastpage :
191
Abstract :
In analog circuits, blocks need to be placed symmetrically to satisfy the devices matching. Different from the existing constraint-driven approaches, the proposed topological symmetry structure enables us to generate a symmetrical placement without any constraint. Simulated annealing is utilized as the framework of the optimization, and we propose new move operation to maintain the placement´s topological symmetry. By inserting dummy blocks, we present a physical skewed symmetry structure allowing non-symmetry partly, so that to enhance the placement on area and wire length. Besides, we incorporate regularity into the evaluation of placement. Experiments shows that our approach generated topological complete symmetry placements without much compromise on chip area and wire length, compared to the placements with no symmetry.
Keywords :
analogue circuits; network topology; analog circuits; constraint-free analog placement; device matching; simulated annealing; topological symmetry structure; Analog circuits; Circuit simulation; Degradation; Power supplies; Simulated annealing; Testing; Topology; Voltage; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2008. ASPDAC 2008. Asia and South Pacific
Conference_Location :
Seoul
Print_ISBN :
978-1-4244-1921-0
Electronic_ISBN :
978-1-4244-1922-7
Type :
conf
DOI :
10.1109/ASPDAC.2008.4483937
Filename :
4483937
Link To Document :
بازگشت