DocumentCode :
3229504
Title :
Design issues and optimization in DisplayPort link layer implementation
Author :
Oh, Jaegeun ; Kim, Seon Wook ; Kim, Taejin
Author_Institution :
Sch. of Electr. Eng., Korea Univ., Seoul, South Korea
fYear :
2010
fDate :
6-9 Dec. 2010
Firstpage :
188
Lastpage :
191
Abstract :
Nowadays, the advanced digital display technology makes display devices support extreme high quality video like full HD. In order to support the quality, a communication interface of the display devices must provide a high bandwidth in video transmission. The DisplayPort, as one of the solutions, was proposed as an industry standard to transmit high color depths, refresh rates and display resolution. In this paper, we present several optimization methods from our experience to prototype a datalink layer of the DisplayPort interface based on the DisplayPort standard version 1.1a of VESA. Also, we show that our system consumes 205.3K logic cells and 55.6mW power with Samsung 0.13um library.
Keywords :
display devices; video communication; DisplayPort link layer implementation; datalink layer; display devices; industry standard; video transmission; Clocks; Pixel; Power demand; Receivers; Shift registers; Streaming media; Synchronization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (APCCAS), 2010 IEEE Asia Pacific Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4244-7454-7
Type :
conf
DOI :
10.1109/APCCAS.2010.5774908
Filename :
5774908
Link To Document :
بازگشت