Title :
Power and jitter optimized VCO design using an on-chip supply noise monitoring circuit
Author :
Liu, Yutao ; Xu, Ni ; Rhee, Woogeun ; Wang, Ziqiang ; Wang, ZhiHua
Author_Institution :
Inst. of Microelectron., Tsinghua Univ., Beijing, China
Abstract :
This paper describes a circuit design methodology to optimize both power and jitter performances of the inductorless voltage-controlled oscillators (VCOs) by utilizing an on-chip supply noise monitoring circuit. As the phase-locked loop (PLL) has a sensitive response to the noise frequency near the loop bandwidth, detecting low frequency tones up to the PLL bandwidth is considered for a supply noise monitoring circuit, which makes it possible to design a low cost semi-digital noise monitoring system. This work affirms the importance of optimizing the voltage swing amplitude of the inductorless VCO, which sets a fundamental trade-off between low power and low noise performances. Transistor level simulations are done to verify the effectiveness of the proposed method for the ring VCO and the relaxation VCO.
Keywords :
integrated circuit design; jitter; phase locked loops; voltage-controlled oscillators; PLL bandwidth; inductorless voltage-controlled oscillators; jitter optimized VCO design; on-chip supply noise monitoring circuit; phase-locked loop; semidigital noise monitoring system; transistor level simulations; Jitter; Monitoring; Noise; Phase locked loops; System-on-a-chip; Voltage control; Voltage-controlled oscillators;
Conference_Titel :
Circuits and Systems (APCCAS), 2010 IEEE Asia Pacific Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4244-7454-7
DOI :
10.1109/APCCAS.2010.5774946