• DocumentCode
    3231400
  • Title

    A methodology for determining capacity consumption due to the sampling of lots within the photolithography metrology sector in a multi-part number, multi-technology fabricator

  • Author

    Butler, Kristin L. ; Woods, Roger

  • Author_Institution
    IBM Microelectron., Essex Junction, VT, USA
  • fYear
    1999
  • fDate
    1999
  • Firstpage
    113
  • Lastpage
    116
  • Abstract
    The current semiconductor business environment requires companies to provide their customers with many chip design options. This drives a large diversification in product and technology mix within a given fabricator, and as the cost of measurement tools, fabricator space, and manpower increases, it becomes critical that each tool is utilized effectively for the situation. An effective way to optimize the utilization and capacity of the photolithography metrology toolset is to implement a plan that allows it to measure less than 100% of the wafers scheduled to move through the area. Metrology capacity utilization is primarily determined by the execution of a sample and skip plan that allows the fabricator to measure less than every wafer and less than every lot. Traditionally, these plans are determined by the technology ground rules of the product and the technology specifications of the photolithography toolset. More stable processes, such as those in older technologies, are allowed higher sampling and skipping rates. The planning process, however, typically does not have a feedback mechanism that allows engineering, planning, and manufacturing to understand the actual execution of those plans. This paper addresses a methodology in place at the IBM Microelectronics facility that assists in analyzing the planned versus actual performance of the sampling and skipping plans. This is done by assessing the overall effects of the sampling and skipping plans, reporting the actual number of lots skipped and measured, and quantifying the time added to the process by oversampling lots. Data are collected directly from the actual lot and tool histories. All of these techniques combined allow for more effective planning and a reduction of the capacity needed for and utilized by the multiple product and technology types run in this fabricator
  • Keywords
    integrated circuit manufacture; integrated circuit measurement; photolithography; strategic planning; capacity consumption; feedback mechanism; measurement tools; multi-technology fabricator; multiple product types; oversampling; photolithography metrology sector; planning process; sample and skip plan; semiconductor business environment; technology ground rules; technology mix; technology specifications; Capacity planning; Chip scale packaging; Companies; Costs; Lithography; Metrology; Process planning; Sampling methods; Semiconductor device measurement; Space technology;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Advanced Semiconductor Manufacturing Conference and Workshop, 1999 IEEE/SEMI
  • Conference_Location
    Boston, MA
  • ISSN
    1078-8743
  • Print_ISBN
    0-7803-5217-3
  • Type

    conf

  • DOI
    10.1109/ASMC.1999.798195
  • Filename
    798195