DocumentCode :
3231566
Title :
Critical dimension sample planning for sub-0.25 micron processes
Author :
Elliott, Richard C. ; Nurani, Raman K. ; Gudmundsson, Dadi ; Preil, Moshe ; Nasongkhla, Ruj ; Shanthikumar, J. George
Author_Institution :
KLA-Tencor Corp., San Jose, CA, USA
fYear :
1999
fDate :
1999
Firstpage :
139
Lastpage :
142
Abstract :
Critical dimension (CD) control in lithography and etch processing is imperative in order to achieve optimum device yield and speed performance for semiconductor manufacturing. As linewidths are reduced, the sources of CD errors do not automatically scale, and the detection of process excursions becomes more critical. An optimized CD measurement sampling plan can ensure an economical baseline control and the effective detection of process excursions. In this paper, we discuss the strengths and weaknesses of existing measurement sampling, analysis, and control techniques in their ability to identify certain CD process exclusions. We present a comprehensive methodology to characterize the process baseline variations and process excursions. Sampling plan choices ape evaluated and based on the balance between leaving material at risk (beta error) and generating false alarms (alpha risk). With the availability of specific fab data such as wafer starts and die selling price, the sample planning model can be used to evaluate costs and risk of alternate sampling plans. Specific fab cost data also allows for the calculation of the cost optimal sampling plan for a given inspection capacity
Keywords :
costing; etching; inspection; integrated circuit measurement; integrated circuit yield; lithography; sampling methods; semiconductor process modelling; spatial variables measurement; statistical process control; 0.25 micron; alpha risk; beta error; cost optimal sampling plan; critical dimension control; critical dimension sample planning; etch processing; false alarms; generalized nested ANOVA model; inspection capacity; lithography; material at risk; optimized CD measurement sampling plan; optimum device yield; process baseline variations; process control; process excursions; sample planning model; semiconductor manufacturing; speed performance; sub-quarter micron processes; Automatic control; Cost function; Etching; Inspection; Lithography; Manufacturing processes; Process planning; Sampling methods; Semiconductor device manufacture; Semiconductor device modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Semiconductor Manufacturing Conference and Workshop, 1999 IEEE/SEMI
Conference_Location :
Boston, MA
ISSN :
1078-8743
Print_ISBN :
0-7803-5217-3
Type :
conf
DOI :
10.1109/ASMC.1999.798202
Filename :
798202
Link To Document :
بازگشت