DocumentCode :
3232194
Title :
Panning sorter: A minimal-size architecture for hardware implementation of 2D Data Sorting Coprocessors
Author :
Pedroni, Volnei A. ; Jasinski, Ricardo P. ; Pedroni, Ricardo U.
Author_Institution :
LME (Lab. of Microelectron.), UTFPR (Univ. Tecnol. Fed. do Parana), Curitiba, Brazil
fYear :
2010
fDate :
6-9 Dec. 2010
Firstpage :
923
Lastpage :
926
Abstract :
This paper describes the Panning Sorter (PanS), a new architecture for hardware implementation of compact, fast, low power data sorters operating with parallel inputs. The proposed approach is compared against several other contemporary implementations (Systolic, Bitonic, Weave, and Insertion sorters) in order to demonstrate its features. The PanS architecture is then extended to the implementation of the Minimal-Hardware Panning Sorter (MH-PanS), capable of sorting data blocks of any size with just one compare-and-swap unit, which is the absolute minimum hardware complexity for this kind of processor. Experimental results, from implementations in an FPGA device for several data block sizes, are reported.
Keywords :
coprocessors; field programmable gate arrays; sorting; 2D data sorting coprocessors; FPGA device; PanS architecture; compare-and-swap unit; hardware complexity; minimal-hardware panning sorter; minimal-size architecture; panning sorter; Clocks; Weaving; FPGA; MH-PanS; PanS; Sorter; panning sorter;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (APCCAS), 2010 IEEE Asia Pacific Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4244-7454-7
Type :
conf
DOI :
10.1109/APCCAS.2010.5775035
Filename :
5775035
Link To Document :
بازگشت