DocumentCode :
3235147
Title :
CPM in CMPs: Coordinated Power Management in Chip-Multiprocessors
Author :
Mishra, Asit K. ; Srikantaiah, Shekhar ; Kandemir, Mahmut ; Das, Chita R.
Author_Institution :
Dept. of Comput. Sci. & Eng., Pennsylvania State Univ., University Park, PA, USA
fYear :
2010
fDate :
13-19 Nov. 2010
Firstpage :
1
Lastpage :
12
Abstract :
Multiple clock domain architectures have recently been proposed to alleviate the power problem in CMPs by having different frequency/voltage values assigned to each domain based on workload requirements. However, accurate allocation of power to these voltage/frequency islands based on time varying workload characteristics as well as controlling the power consumption at the provisioned power level is quite non-trivial. Toward this end, we propose a two-tier feedback-based control theoretic solution. Our first-tier consists of a global power manager that allocates power targets to individual islands based on the workload dynamics. The power consumptions of these islands are in turn controlled by a second-tier, consisting of local controllers that regulate island power using dynamic voltage and frequency scaling in response to workload requirements.
Keywords :
microprocessor chips; power aware computing; CMP; CPM; chip-multiprocessors; coordinated power management; dynamic voltage-frequency scaling; feedback-based control theoretic solution; multiple clock domain architectures; power consumption; voltage-frequency islands; Equations; Feedback control; Frequency control; Mathematical model; Measurement; Power demand; Voltage control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High Performance Computing, Networking, Storage and Analysis (SC), 2010 International Conference for
Conference_Location :
New Orleans, LA
Print_ISBN :
978-1-4244-7557-5
Electronic_ISBN :
978-1-4244-7558-2
Type :
conf
DOI :
10.1109/SC.2010.15
Filename :
5645461
Link To Document :
بازگشت