• DocumentCode
    3235809
  • Title

    Verification of CML circuits used in PLL contexts with Verilog-AMS

  • Author

    David, Jonathan

  • Author_Institution
    Scintera Networks, Inc., San Jose, CA
  • fYear
    2006
  • fDate
    14-15 Sept. 2006
  • Firstpage
    97
  • Lastpage
    102
  • Abstract
    CML (current-mode logic) circuits are used in very high-speed applications where standard CMOS gates not perform. Applications of CML logic are introduced, focusing on the clock divider for PLL´s operating above 1-2GHz common in communication circuits. An overview of CML circuits and their operation is provided. Starting with a Verilog-A model of a basic gate, the development of connects elements and rules are explained, and applied to the resulting mixed signal model of the gate. Finally the application of this circuit to the PLL and the resulting simulation performance improvements presented
  • Keywords
    current-mode logic; hardware description languages; logic CAD; logic circuits; phase locked loops; CML circuit verification; PLL contexts; Verilog-AMS; clock divider; communication circuits; current-mode logic circuits; mixed signal gate model; CMOS logic circuits; Circuit simulation; Clocks; Hardware design languages; Latches; Logic design; Phase locked loops; Resistors; Resonance light scattering; Voltage-controlled oscillators;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Behavioral Modeling and Simulation Workshop, Proceedings of the 2006 IEEE International
  • Conference_Location
    San Jose, CA
  • Print_ISBN
    0-7803-9742-8
  • Type

    conf

  • DOI
    10.1109/BMAS.2006.283477
  • Filename
    4062059